CXL5505P [SONY]

CMOS-CCD 1H Delay Line for PAL; 对于PAL CMOS , CCD 1H延时线
CXL5505P
型号: CXL5505P
厂家: SONY CORPORATION    SONY CORPORATION
描述:

CMOS-CCD 1H Delay Line for PAL
对于PAL CMOS , CCD 1H延时线

CD
文件: 总9页 (文件大小:127K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
CXL5505M/P  
CMOS-CCD 1H Delay Line for PAL  
Description  
CXL5505M  
14 pin SOP (Plastic)  
CXL5505P  
14 pin DIP (Plastic)  
The CXL5505M/P are CMOS-CCD delay line ICs  
that provide 1H delay time for PAL signals including  
the external low-pass filter.  
Features  
Single 5V power supply  
Low power consumption 100mW (Typ.)  
Built-in peripheral circuits  
Built-in quadruple PLL circuit  
Functions  
1130-bit CCD register  
Clock driver  
Auto-bias circuit  
Input clamp circuit  
Sample-and-hold circuit  
PLL circuit  
Absolute Maximum Ratings (Ta = 25°C)  
Supply voltage  
VDD  
6
V
°C  
Operating temperature Topr  
Storage temperature Tstg  
Allowable power dissipation  
PD  
–10 to +60  
–55 to +150 °C  
CXL5505M  
CXL5505P  
400  
800  
mW  
mW  
Structure  
CMOS-CCD  
Recommended Operating Condition (Ta = 25°C)  
Supply voltage 5 ± 5%  
VDD  
V
Recommended Clock Conditions (Ta = 25°C)  
Input clock amplitude VCLK 0.3 to 1.0  
Vp-p  
(0.5Vp-p typ.)  
4.433619 MHz  
Input clock waveform Sine wave  
Clock frequency  
fCLK  
Input Signal Amplitude  
VSIG 575mVp-p (Max.) (at internal clamp condition)  
Blook Diagram and Pin Configuration (Top View)  
13  
9
14  
12  
11  
10  
8
Auto-bias circuit  
PLL  
Clock driver  
Timing circuit  
CCD  
(1130bit)  
Bias circuit (A)  
Bias circuit (B)  
Output circuit  
(S/H 1bit)  
Clamp circuit  
1
2
3
4
5
6
7
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by  
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the  
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.  
– 1 –  
E90731B7X-PS  
CXL5505M/P  
Pin Description  
Pin No. Symbol  
Description  
Signal input  
Impedance  
I/O  
I
> 10kat no clamp  
1
2
IN  
VG1  
VG2  
OUT  
VSS  
O
I
Gate bias 1 DC output  
Gate bias 2 DC input  
Signal output  
3
40 to 500Ω  
4
O
O
I
5
GND  
6
VSS  
GND  
7
VCO OUT  
CLK  
VCO output  
> 10kΩ  
8
Clock input  
9
VDD  
O
I
Power supply (5V)  
Phase comparator output  
VCO input  
10  
11  
12  
13  
14  
PC OUT  
VCO IN  
VDD  
O
Power supply (5V)  
Auto-bias DC output  
GND (SUB)  
600 to 200kΩ  
AB  
VSS  
Description of Pin 3 (VG2)  
Control of input signal clamp condition  
0V ........ Sync tip clamp condition  
5V ........ Center bias condition  
Center biased to approx. 2.1V by means of the IC internal resistance (approx. 10k).  
In this mode, the input signal is limited to APL 50% and the maximum input signal amplitude is  
200mVp-p.  
Input waveform  
Output waveform  
Clamp  
level  
– 2 –  
CXL5505M/P  
Electrical Characteristics  
(Ta = 25°C, VDD = 5V, fCLK = 4.433619MHz, VCLK = 500mVp-p, sine wave)  
See "Electrical Characteristics Test Circuit"  
SW condition  
Item  
Symbol  
Test condition  
Min. Typ. Max.  
Unit Note  
2
a
1
a
3
20  
0
29  
2
mA  
dB  
1
2
Supply current  
11  
–2  
IDD  
200kHz,  
500mVp-p,  
sine wave  
Low frequency gain  
a
b
a
GL  
200kHz 4.43MHz,  
150mVp-p,  
sine wave  
b
c
d
–1  
3
0
dB  
3
4
Frequency response  
Differential gain  
–2  
0
b
a
b
c
fR  
5-staircase wave  
(See Note 4)  
5
5
%
DG  
5-staircase wave  
(See Note 4)  
3
degree  
4
5
Differential phase  
S/H pulse coupling  
0
a
b
c
d
f
DP  
CP  
350 mVp-p  
dB  
No signal input  
a
50% white  
video signal  
(See Note 6)  
56  
6
S/N ratio  
52  
a
d
e
SN  
Notes  
(1) This is the IC supply current value during clock and signal input.  
(2) GL is the output gain of OUT pin when a 500mVp-p, 200kHz sine wave is fed to IN pin.  
OUT pin output voltage [mVp-p]  
GL = 20 log  
[dB]  
500 [mVp-p]  
(3) Indicates the dissipation at 4.43MHz in relation to 200kHz.  
From the output voltage at OUT pin when a 150mVp-p, 200kHz sine wave is fed to IN pin, and from the  
output voltage at OUT pin when a 150mVp-p, 4.43MHz sine wave is fed to same, calculation is made  
according to the following formula.  
OUT pin otuput voltage (4.43MHz) [mVp-p]  
fR = 20 log  
[dB]  
OUT pin output voltage (200kHz) [mVp-p]  
– 3 –  
CXL5505M/P  
(4) In figure below, differential gain (DG) and differential phase (DP) are tested with a vector scope when  
the 5-staircase wave is fed.  
150mV  
350mV  
500mV  
150mV  
1H 64µs  
Input waveform  
(5) The internal clock component to the output signal during no-signal input and the leakage of that high  
harmonic component are tested.  
Test value  
(mVp-p)  
(6) S/N ratio during a 50% white video signal input shown in figure below is tested at a video noise meter, in  
BPF 100kHz to 5MHz, Sub Carrier Trap mode.  
175mV  
325mV  
150mV  
1H 64µs  
Input waveform  
Clock  
fsc (4.433619MHz) sine wave  
0.3 to 1.0Vp-p  
(0.5Vp-p typ.)  
– 4 –  
CXL5505M/P  
– 5 –  
CXL5505M/P  
– 6 –  
CXL5505M/P  
Example of Representative Characteristics  
Supply current vs. Ambient temperature  
Low frequency gain vs. Ambient temperature  
2
30  
1
20  
0
–1  
–2  
10  
–20  
0
20  
40  
60  
80  
–20  
0
20  
40  
60  
80  
Ambient temperature [°C]  
Ambient temperature [°C]  
Frequency response vs. Ambient temperature  
Differential gain vs. Ambient temperature  
0
10  
8
–1  
6
4
–2  
–3  
2
0
–20  
0
20  
40  
60  
80  
–20  
0
20  
40  
60  
80  
Ambient temperature [°C]  
Ambient temperature [°C]  
Supply current vs. Supply voltage  
Low frequency gain vs. Supply voltage  
30  
20  
10  
2
1
0
–1  
–2  
4.75  
5
5.25  
4.75  
5
5.25  
Supply voltage [V]  
Supply voltage [V]  
– 7 –  
CXL5505M/P  
Frequency response vs. Supply voltage  
Differential gain vs. Supply voltage  
0
10  
8
–1  
6
4
–2  
–3  
2
0
4.75  
5
5.25  
4.75  
5
5.25  
Supply voltage [V]  
Supply voltage [V]  
Frequency response  
2
0
–2  
–4  
–6  
10k  
100k  
1M  
10M  
Frequency [Hz]  
– 8 –  
CXL5505M/P  
Package Outline  
CXL5505M  
Unit: mm  
14PIN SOP (PLASTIC)  
+ 0.4  
1.85 – 0.15  
+ 0.4  
9.9 – 0.1  
14  
8
0.15  
+ 0.2  
0.1 – 0.05  
1
7
+ 0.1  
0.2 – 0.05  
0.45 ± 0.1  
1.27  
0.24  
M
PACKAGE STRUCTURE  
EPOXY RESIN  
SOLDER PLATING  
PACKAGE MATERIAL  
LEAD TREATMENT  
LEAD MATERIAL  
SONY CODE  
EIAJ CODE  
SOP-14P-L01  
SOP014-P-0300  
42/COPPER ALLOY  
0.2g  
PACKAGE MASS  
JEDEC CODE  
CXL5505P  
14PIN DIP (PLASTIC)  
+ 0.4  
19.2 – 0.1  
14  
1
8
0° to 15°  
7
2.54  
0.5 ± 0.1  
1.2 ± 0.15  
PACKAGE STRUCTURE  
PACKAGE MATERIAL  
LEAD TREATMENT  
LEAD MATERIAL  
EPOXY RESIN  
SOLDER PLATING  
42/COPPER ALLOY  
0.9g  
SONY CODE  
EIAJ CODE  
DIP-14P-01  
DIP014-P-0300  
JEDEC CODE  
Similar to MO-001-AH  
PACKAGE MASS  
– 9 –  

相关型号:

CXL5506M

CMOS-CCD 1H Delay Line for PAL
SONY

CXL5506M/P

CMOS-CCD 1H Delay Line for PAL
ETC

CXL5506P

CMOS-CCD 1H Delay Line for PAL
SONY

CXL5507M

CMOS-CCD 1H Delay Line for NTSC
SONY

CXL5507M/P

CMOS-CCD 1H Delay Line for NTSC
ETC

CXL5507P

CMOS-CCD 1H Delay Line for NTSC
SONY

CXL5508M

CMOS-CCD 1H Delay Line for PAL
SONY

CXL5508M/P

CMOS-CCD 1H Delay Line for PAL
ETC

CXL5508P

CMOS-CCD 1H Delay Line for PAL
SONY

CXL5509M

CMOS-CCD 1H/2H Delay Line for NTSC
SONY

CXL5509M/P

CMOS-CCD 1H/2H Delay Line for NTSC
ETC

CXL5509P

CMOS-CCD 1H/2H Delay Line for NTSC
SONY