CSD19536KTT [TI]
采用 D2PAK 封装的单路、2.4mΩ、100V、N 沟道 NexFET™ 功率 MOSFET;型号: | CSD19536KTT |
厂家: | TEXAS INSTRUMENTS |
描述: | 采用 D2PAK 封装的单路、2.4mΩ、100V、N 沟道 NexFET™ 功率 MOSFET 局域网 开关 脉冲 晶体管 |
文件: | 总15页 (文件大小:1232K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Support &
Community
Product
Folder
Order
Now
Tools &
Software
Technical
Documents
CSD19536KTT
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
CSD19536KTT 100V N 通道 NexFET™ 功率 MOSFET
1 特性
产品概要
1
•
•
•
•
•
•
•
超低 Qg 和 Qgd
TA = 25°C
VDS
典型值
单位
V
低热阻
漏源电压
100
118
17
雪崩级
Qg
栅极电荷总量 (10V)
栅极电荷(栅极到漏极)
nC
nC
无铅引脚镀层
符合 RoHS 环保标准
无卤素
Qgd
VGS = 6V
VGS = 10V
2.5
2.2
2
RDS(on) 漏源导通电阻
VGS(th) 阈值电压
mΩ
V
D2PAK 塑料封装
器件信息(1)
2 应用
器件
数量 包装介质
封装
运输
卷带封装
•
•
•
次级侧同步整流器
CSD19536KTT
CSD19536KTTT
500
13 英寸
卷带
D2PAK 塑料封装
热插拔
50
电机控制
(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品
附录。
3 说明
绝对最大额定值
这款 100V、2mΩ、D2PAK (TO-263) NexFET™功率
MOSFET 旨在最大限度地降低功率转换应用中的 损
耗。
TA = 25°C
值
单位
V
VDS
VGS
漏源电压
100
±20
栅源电压
V
持续漏极电流
(受封装限制)
200
272
192
空白
持续漏极电流(受芯片限制),TC = 25°C
时测得
ID
A
引脚分配
Drain (Pin 2)
持续漏极电流(受芯片限制),TC = 100°C
时测得
IDM
PD
脉冲漏极电流(1)
400
375
A
功率耗散
W
TJ, 工作结温,
-55 至 175
°C
Tstg
储存温度
Gate
雪崩能量,单脉冲
ID = 127A,L = 0.1mH,RG = 25Ω
(Pin 1)
EAS
806
mJ
(1) 最大 RθJC = 0.4°C/W,脉冲持续时间 ≤ 100μs,占空比 ≤ 1%。
Source (Pin 3)
.
RDS(on) 与 VGS 对比
栅极电荷
10
8
ID = 100 A
VDS = 50 V
TC = 25°C, I D = 100 A
TC = 125°C, I D = 100 A
9
7
6
5
4
3
2
1
0
8
7
6
5
4
3
2
1
0
0
2
4
6
8
10
12
14
16
18
20
0
12
24
36
48
60
72
84
96 108 120
VGS - Gate-to-Source Voltage (V)
Qg - Gate Charge (nC)
D007
D004
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
English Data Sheet: SLPS540
CSD19536KTT
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
www.ti.com.cn
目录
6.1 接收文档更新通知 ..................................................... 7
6.2 社区资源.................................................................... 7
6.3 商标........................................................................... 7
6.4 静电放电警告............................................................. 7
6.5 Glossary.................................................................... 7
机械、封装和可订购信息 ......................................... 8
7.1 KTT 封装尺寸............................................................ 8
7.2 推荐的 PCB 布局....................................................... 9
7.3 建议模版开孔........................................................... 10
1
2
3
4
5
特性.......................................................................... 1
应用.......................................................................... 1
说明.......................................................................... 1
修订历史记录 ........................................................... 2
Specifications......................................................... 3
5.1 Electrical Characteristics........................................... 3
5.2 Thermal Information.................................................. 3
5.3 Typical MOSFET Characteristics.............................. 4
器件和文档支持........................................................ 7
7
6
4 修订历史记录
Changes from Revision A (May 2015) to Revision B
Page
•
•
•
•
已添加 接收文档更新通知 部分............................................................................................................................................... 7
更新了封装图 .......................................................................................................................................................................... 8
更新了 PCB 图........................................................................................................................................................................ 9
更新了模版图 ........................................................................................................................................................................ 10
Changes from Original (March 2015) to Revision A
Page
•
•
添加了社区资源部分 ............................................................................................................................................................... 7
已添加 PCB 和模板布局图至 机械、封装和可订购信息 ......................................................................................................... 8
2
版权 © 2015–2016, Texas Instruments Incorporated
CSD19536KTT
www.ti.com.cn
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
5 Specifications
5.1 Electrical Characteristics
TA = 25°C (unless otherwise stated)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX UNIT
STATIC CHARACTERISTICS
BVDSS
IDSS
Drain-to-source voltage
VGS = 0 V, ID = 250 μA
100
V
Drain-to-source leakage current
Gate-to-source leakage current
Gate-to-source threshold voltage
VGS = 0 V, VDS = 80 V
VDS = 0 V, VGS = 20 V
VDS = VGS, ID = 250 μA
VGS = 6 V, ID = 100 A
VGS = 10 V, ID = 100 A
VDS = 10 V, ID = 100 A
1
100
3.2
2.8
2.4
μA
nA
V
IGSS
VGS(th)
2.1
2.5
2.2
2
RDS(on)
gfs
Drain-to-source on-resistance
Transconductance
mΩ
329
S
DYNAMIC CHARACTERISTICS
Ciss
Coss
Crss
RG
Input capacitance
9250 12000
pF
pF
pF
Ω
Output capacitance
Reverse transfer capacitance
Series gate resistance
Gate charge total (10 V)
Gate charge gate-to-drain
Gate charge gate-to-source
Gate charge at Vth
Output charge
VGS = 0 V, VDS = 50 V, ƒ = 1 MHz
1820
47
2370
61
1.4
118
17
2.8
Qg
153
nC
nC
nC
nC
nC
ns
ns
ns
ns
Qgd
Qgs
Qg(th)
Qoss
td(on)
tr
VDS = 50 V, ID = 100 A
VDS = 50 V, VGS = 0 V
37
24
335
13
Turnon delay time
Rise time
8
VDS = 50 V, VGS = 10 V,
IDS = 100 A, RG = 0 Ω
td(off)
tf
Turnoff delay time
Fall time
32
6
DIODE CHARACTERISTICS
VSD
Qrr
trr
Diode forward voltage
Reverse recovery charge
Reverse recovery time
ISD = 100 A, VGS = 0 V
0.9
548
103
1.1
V
nC
ns
VDS= 50 V, IF = 100 A,
di/dt = 300 A/μs
5.2 Thermal Information
TA = 25°C (unless otherwise stated)
THERMAL METRIC
Junction-to-case thermal resistance
Junction-to-ambient thermal resistance
MIN
TYP
MAX
UNIT
°C/W
°C/W
RθJC
RθJA
0.4
62
Copyright © 2015–2016, Texas Instruments Incorporated
3
CSD19536KTT
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
www.ti.com.cn
5.3 Typical MOSFET Characteristics
TA = 25°C (unless otherwise stated)
Figure 1. Transient Thermal Impedance
200
175
150
125
100
75
200
TC = 125°C
TC = 25°C
TC = -55°C
175
150
125
100
75
50
50
VGS = 6 V
VGS = 8 V
VGS = 10 V
25
0
25
0
0
0.1
0.2
0.3
0.4
0.5
0.6
1
2
3
4
5
6
7
VDS - Drain-to-Source Voltage (V)
VGS - Gate-to-Source Voltage (V)
D002
D003
VDS = 5 V
Figure 2. Saturation Characteristics
Figure 3. Transfer Characteristics
4
Copyright © 2015–2016, Texas Instruments Incorporated
CSD19536KTT
www.ti.com.cn
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
Typical MOSFET Characteristics (continued)
TA = 25°C (unless otherwise stated)
100000
10000
1000
100
10
9
8
7
6
5
4
3
2
1
0
10
Ciss = Cgd + Cgs
Coss = Cds + Cgd
Crss = Cgd
1
0
10
20
30
40
50
60
70
80
90 100
0
12
24
36
48
60
72
84
96 108 120
VDS - Drain-to-Source Voltage (V)
Qg - Gate Charge (nC)
D005
D004
VDS = 50 V
ID = 100 A
Figure 5. Capacitance
Figure 4. Gate Charge
3.1
8
7
6
5
4
3
2
1
TC = 25°C, I D = 100 A
TC = 125°C, I D = 100 A
2.9
2.7
2.5
2.3
2.1
1.9
1.7
1.5
1.3
1.1
0
0
2
4
6
8
10
12
14
16
18
20
-75 -50 -25
0
25 50 75 100 125 150 175 200
VGS - Gate-to-Source Voltage (V)
TC - Case Temperature (°C)
D007
D006
ID = 250 µA
Figure 7. On-State Resistance vs Gate-to-Source Voltage
Figure 6. Threshold Voltage vs Temperature
100
2.4
2.2
2
TC = 25°C
TC = 125°C
VGS = 6 V
VGS = 10 V
10
1.8
1.6
1.4
1.2
1
1
0.1
0.01
0.8
0.6
0.4
0.001
0.0001
-75 -50 -25
0
25 50 75 100 125 150 175 200
0
0.2
0.4
0.6
0.8
1
TC - Case Temperature (°C)
VSD - Source-to-Drain Voltage (V)
D008
D009
ID = 100 A
Figure 8. Normalized On-State Resistance vs Temperature
Figure 9. Typical Diode Forward Voltage
Copyright © 2015–2016, Texas Instruments Incorporated
5
CSD19536KTT
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
www.ti.com.cn
Typical MOSFET Characteristics (continued)
TA = 25°C (unless otherwise stated)
1000
500
100
TC = 25è C
TC = 125è C
100
10
1
DC
1 ms
10 ms
100 µs
0.1
0.1
10
0.01
1
10
100
1000
0.1
1
VDS - Drain-to-Source Voltage (V)
TAV - Time in Avalanche (ms)
D010
D011
Single pulse, max RθJC = 0.4°C/W
Figure 10. Maximum Safe Operating Area
Figure 11. Single Pulse Unclamped Inductive Switching
225
200
175
150
125
100
75
50
25
0
-50 -25
0
25
50
75 100 125 150 175 200
TC - Case Temperature (°C)
D012
Figure 12. Maximum Drain Current vs Temperature
6
版权 © 2015–2016, Texas Instruments Incorporated
CSD19536KTT
www.ti.com.cn
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
6 器件和文档支持
6.1 接收文档更新通知
要接收文档更新通知,请导航至德州仪器 TI.com.cn 上的器件产品文件夹。请单击右上角的通知我 进行注册,即可
收到任意产品信息更改每周摘要。有关更改的详细信息,请查看任意已修订文档中包含的修订历史记录。
6.2 社区资源
下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商“按照原样”提供。这些内容并不构成 TI 技术规范,
并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。
TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在
e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。
设计支持
TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。
6.3 商标
NexFET, E2E are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.
6.4 静电放电警告
这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损
伤。
6.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
版权 © 2015–2016, Texas Instruments Incorporated
7
CSD19536KTT
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
www.ti.com.cn
7 机械、封装和可订购信息
以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不
会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航栏。
7.1 KTT 封装尺寸
15.5
14.7
9.25
9.05
A
B
3
10.26
10.06
2X 5.08
2
1
1.36
1.23
2[.0]X
0.9
2[.0]X
1.75 MAX
0.77
0.25
C A
B
1.4
1.17
0.47
0.34
4.7
4.4
8
0
C
0.25
0
1.32
1.22
2.6
2
0.25
GAGE PLANE
7.48
7.08
8°
0°
8.55
8.15
2.6
2
0.25
GAGE PLANE
OPTIONAL LEAD FORM
EXPOSED
THERMAL PAD
NOTE 3
4222117/A 08/2015
注:
1. 所有线性尺寸的单位均为毫米。括号中的任何尺寸仅供参考。尺寸和容限值遵循 ASME Y14.5M。
2. 本图纸如有变更,恕不通知。
3. 来自 不同装配现场的产品可能不具备某些特性,形状也可能有所不同。
表 1. 引脚配置
位置
引脚 1
名称
栅极
漏极
源极
引脚 2 / 标签
引脚 3
8
版权 © 2015–2016, Texas Instruments Incorporated
CSD19536KTT
www.ti.com.cn
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
7.2 推荐的 PCB 布局
PKG
(3.4)
(6.9)
(R0.05) TYP
PKG
SYMM
(5.08)
(8.55)
2X (1.05)
2X (3.82)
(7.48)
ꢀ
ꢀ
0.07 MAX
ALL AROUND
0.07 MIN
ALL AROUND
SOLDER MASK
OPENING
METAL
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
ꢀ
4222117/A 08/2015
注:
1. 此封装设计用于焊接到电路板的散热焊盘上。有关详细信息,请参阅德州仪器
(www.ti.com/cn/lit/slma002) 和 SLMA004 (www.ti.com/cn/lit/slma004)。
(TI)
文献编号
SLMA002
版权 © 2015–2016, Texas Instruments Incorporated
9
CSD19536KTT
ZHCSDH9B –MARCH 2015–REVISED AUGUST 2016
www.ti.com.cn
7.3 建议模版开孔
(1.17) TYP
(0.48) TYP
42X (0.97)
2X (3.82)
2X (1.05)
42X (0.95)
(R0.05) TYP
(1.15) TYP
SYMM
(5.08)
(6.9)
PKG
注:
1. 具有漏斗形壁和圆角的激光切割窗孔将提供更佳的焊锡膏脱离。IPC-7525 可能提供其他替代性设计建议。
2. 在电路板装配现场,对于模板设计可能有不同的建议。
10
版权 © 2015–2016, Texas Instruments Incorporated
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
500
50
(1)
(2)
(3)
(4/5)
(6)
CSD19536KTT
CSD19536KTTT
ACTIVE
DDPAK/
TO-263
KTT
3
3
RoHS-Exempt
& Green
SN
Level-2-260C-1 YEAR
Level-2-260C-1 YEAR
-55 to 175
-55 to 175
CSD19536KTT
CSD19536KTT
ACTIVE
DDPAK/
TO-263
KTT
RoHS-Exempt
& Green
SN
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
24-Apr-2020
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
CSD19536KTT
CSD19536KTTT
DDPAK/
TO-263
KTT
KTT
3
3
500
50
330.0
24.4
10.8
16.3
5.11
16.0
24.0
Q2
DDPAK/
TO-263
330.0
24.4
10.8
16.3
5.11
16.0
24.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
24-Apr-2020
*All dimensions are nominal
Device
Package Type Package Drawing Pins
SPQ
Length (mm) Width (mm) Height (mm)
CSD19536KTT
CSD19536KTTT
DDPAK/TO-263
DDPAK/TO-263
KTT
KTT
3
3
500
50
340.0
340.0
340.0
340.0
38.0
38.0
Pack Materials-Page 2
重要声明和免责声明
TI 均以“原样”提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资
源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示
担保。
所述资源可供专业开发人员应用TI 产品进行设计使用。您将对以下行为独自承担全部责任:(1) 针对您的应用选择合适的TI 产品;(2) 设计、
验证并测试您的应用;(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI 对您使用
所述资源的授权仅限于开发资源所涉及TI 产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权
许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI 及其代表造成的损害。
TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约
束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。IMPORTANT NOTICE
邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122
Copyright © 2020 德州仪器半导体技术(上海)有限公司
相关型号:
©2020 ICPDF网 联系我们和版权申明