SAA7158 [NXP]

Back END IC; 后端IC
SAA7158
型号: SAA7158
厂家: NXP    NXP
描述:

Back END IC
后端IC

文件: 总18页 (文件大小:118K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
INTEGRATED CIRCUITS  
DATA SHEET  
SAA7158  
Back END IC  
July 1994  
Preliminary specification  
File under Integrated Circuits, IC02  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
FEATURES  
Line Flicker Reduction (LFR) by means of MEDIAN filtering  
Vertical zoom  
Digital colour transient improvement  
Digital luminance peaking  
Movie phase detection  
4:4:4 YUV data throughput selectable, standard is 4:1:1 Y/U/V  
D/A conversion  
UART interface.  
GENERAL DESCRIPTION  
Application Environment  
The Back END IC (abbreviated as BENDIC) is designed to cooperate with an 8051 type of microprocessor, the ECO3  
(SAA4951) memory controller and Texas Instruments TMS4C2970 memories, but other configurations may be  
applicable. Fig.1 shows the block diagram of the feature box. The nominal clock frequency of the IC is 27 MHz or 32 MHz,  
with a maximum of 36 MHz.  
The system supports the digital Y/U/V bus for selection of different video signal sources. The Y/U/V bus and the BENDIC  
data input are fully synchronous with respect to the clock signal. A line reference signal BLN for timing control purposes  
has to be provided by external elements which always controls the system timing, independent of active signal sources  
or desired functions.  
Analog Characteristics  
The BENDIC contains 3 independent, high speed digital to analog converters for luminance and colour difference signal  
processing and conversion. The resolution of the two DA converters for the colour difference signals is 8 bit. The  
luminance peaking up to 6 dB at high frequencies widens the resolution of the luminance channel. To avoid aliasing  
effects due to time discrete amplitude limiting the resolution of 9-bit is offered for the luminance conversion. All output  
stages provide high performance output stages for driving lines with low impedance line termination.  
QUICK REFERENCE DATA  
SYMBOL  
VDD  
PARAMETER  
MIN.  
4.5  
MAX.  
5.5  
UNIT  
digital supply voltage  
analog supply voltage  
V
4.75  
0
5.25  
V
Tamb  
operating ambient temperature  
+70  
°C  
ORDERING INFORMATION  
PACKAGE  
MATERIAL  
plastic  
EXTENDED  
TYPE NUMBER  
PINS  
68  
PIN POSITION  
CODE  
SOT188(1)  
SAA7158WP  
Note  
1. SOT188-2; 1996 November 26.  
PLCC  
July 1994  
2
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
July 1994  
3
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
PINNING  
SYMBOL  
TEST1/AP  
PIN  
TYPE  
DESCRIPTION  
1
input  
action pin for testing; to be connected to VSS  
feedback_data to second memory, Y bit 0  
feedback_data to second memory, Y bit 1  
feedback_data to second memory, Y bit 2  
feedback_data to second memory, Y bit 3  
feedback_data to second memory, Y bit 4  
feedback_data to second memory, Y bit 5  
positive digital supply voltage (+5 V)  
Y0-0  
2
3-state output  
3-state output  
3-state output  
3-state output  
3-state output  
3-state output  
supply  
Y0-1  
3
Y0-2  
4
Y0-3  
5
Y0-4  
6
Y0-5  
7
VDD1  
8
VSS1  
9
ground  
digital ground  
Y0-6  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
3-state output  
3-state output  
3-state output  
3-state output  
3-state output  
3-state output  
input  
feedback_data to second memory, Y bit 6  
feedback_data to second memory, Y bit 7  
feedback_data to second memory, UV bit 0  
feedback_data to second memory, UV bit 1  
feedback_data to second memory, UV bit 2  
feedback_data to second memory, UV bit 3  
shift pin for testing; to be connected to VSS  
redirected read enable to memory 2  
Y0-7  
UV0-0  
UV0-1  
UV0-2  
UV0-3  
TEST2/SP  
RE2_OUT  
RE1_OUT  
RSTR  
output  
output  
redirected read enable to memory 1  
input  
memory read, µP interface and movie detection reset  
input for read enable to memory 2  
RE2_IN  
RE1_IN  
BLN  
input  
input  
input for read enable to memory 1  
input  
blanking signal  
µPCL  
input  
clock for interface with 8051 UART, mode 0  
data for interface with 8051 UART, mode 0  
digital ground  
µPDA  
in/output  
ground  
VSS2  
CLK  
input  
master clock, nominal 27 (32) MHz  
VDD2  
supply  
positive digital supply voltage (+5 V)  
V1-0/Y2-0  
V1-1/Y2-1  
V1-2/Y2-2  
V1-3/Y2-3  
V1-4/Y2-4  
V1-5/Y2-5  
V1-6/Y2-6  
V1-7/Y2-7  
U1-0/UV2-0  
U1-1/UV2-1  
U1-2/UV2-2  
U1-3/UV2-3  
VSS3  
input  
V data, bit 0 in 4:4:4; Y data second memory, bit 0  
V data, bit 1 in 4:4:4; Y data second memory, bit 1  
V data, bit 2 in 4:4:4; Y data second memory, bit 2  
V data, bit 3 in 4:4:4; Y data second memory, bit 3  
V data, bit 4 in 4:4:4; Y data second memory, bit 4  
V data, bit 5 in 4:4:4; Y data second memory, bit 5  
V data, bit 6 in 4:4:4; Y data second memory, bit 6  
V data, bit 7 in 4:4:4; Y data second memory, bit 7  
U data, bit 0 in 4:4:4; UV data second memory, bit 0  
U data, bit 1 in 4:4:4; UV data second memory, bit 1  
U data, bit 2 in 4:4:4; UV data second memory, bit 2  
U data, bit 3 in 4:4:4; UV data second memory, bit 3  
digital ground  
input  
input  
input  
input  
input  
input  
input  
input  
input  
input  
input  
ground  
July 1994  
4
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
SYMBOL  
PIN  
TYPE  
DESCRIPTION  
U1-4/UV1-0  
U1-5/UV1-1  
U1-6/UV1-2  
U1-7/UV1-3  
Y1-0  
41  
42  
43  
44  
45  
46  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
input  
input  
input  
input  
input  
input  
input  
input  
input  
input  
input  
input  
U data, bit 4 in 4:4:4; UV data first memory, bit 0  
U data, bit 5 in 4:4:4; UV data first memory, bit 1  
U data, bit 6 in 4:4:4; UV data first memory, bit 2  
U data, bit 7 in 4:4:4; UV data first memory, bit 3  
Y data first memory, bit 0  
Y1-1  
Y data first memory, bit 1  
Y1-2  
Y data first memory, bit 2  
Y1-3  
Y data first memory, bit 3  
Y1-4  
Y data first memory, bit 4  
Y1-5  
Y data first memory, bit 5  
Y1-6  
Y data first memory, bit 6  
Y1-7  
Y data first memory, bit 7  
VSUB  
analog ground  
analog input  
analog input  
analog input  
analog input  
analog supply  
substrate pin; connect to analog ground (VSSA)  
RFHY  
RFLY  
connect C = 100 nF to analog ground (VSSA  
)
connect to analog ground (VSSA  
connect to analog ground (VSSA  
)
)
RFLC  
RFHC  
VDDA4  
connect C = 100 nF to analog ground (VSSA  
)
analog supply voltage for reference ladders of the three DA  
converters and for current sources of the output buffers  
CUR  
59  
analog input  
current input for analog output buffers (0.4 mA from VDDA4 = 5 V);  
connect with R = 15 kΩ  
VDDA3  
AY  
60  
61  
62  
63  
64  
65  
66  
67  
68  
analog supply  
analog output  
analog ground  
analog supply  
analog output  
analog ground  
analog ground  
analog output  
supply  
analog supply voltage for output buffer AY  
analog luminance Y output  
VSSA3  
VDDA2  
AU  
analog ground for output buffer AY  
analog supply voltage for output buffer AU  
analog (B-Y) or (B-Y) output  
VSSA2  
VSSA1  
AV  
analog ground for output buffer AU  
analog ground for output buffer AV  
analog (R-Y) or (R-Y) output  
VDDA1  
analog supply voltage for output buffer AV  
July 1994  
5
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
Fig.2 Pin configuration.  
6
July 1994  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
FUNCTIONAL DESCRIPTION  
Block Diagram  
The BENDIC will be produced in a CMOS double metal process. It is possible to feed the BENDIC with 8-bit wide  
luminance and chrominance signals Y/U/V in 4:1:1 mode from the digital Y/U/V bus and to run it in a bypass mode with  
Y/U/V in 4:4:4 mode without any bandwidth reduction.  
The BENDIC contains the processing functions as depicted in Fig.3.  
Following functions are available:  
Datapath:  
1H - 4:1:1 line memory, 852 words by 8-bits luminance + 4-bits multiplexed chrominance  
REFORMATTER to get 8-bit wide UV from the Y/U/V bus format  
MIX UV and MIX Y to interpolate between actual and 1H-delayed input signals, programmable for realization of vertical  
zoom  
MEDIAN filter in luminance processing path for line flicker reduction  
MOVIE PHASE DETECT for supporting line flicker reduction control  
PEAKING for luminance channel  
UPSAMPLING and DCTI for chrominance transient improvement  
HOLD/GREY/BLANK blocks for blanking and grey level insertion  
RE PROCESSING controls read enable for first and second memory, outputs are programmable for different  
applications  
Data switches for field select, mix/median select, 4:1:1/4:4:4 select  
DAC blocks for digital to analog conversion of Y, U, V video signals  
REGISTER with 3-state control for direct output of Y/U/V 1 input to memories.  
Control:  
• µP INTERFACE for the control of BENDIC functions, including zoom control  
TIMING CONTROL and TEST as support blocks.  
All video data signal processing inside the BENDIC is phaselinear and nonrecursive (except line delay in recirculation  
mode).  
July 1994  
7
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
July 1994  
8
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
UPSAMPLING and DCTI for chrominance transient  
Data Path Signal processing  
improvement  
1H - 4:1:1 line memory, 852 words by 8-bits luminance  
+ 4-bits multiplexed chrominance  
After upsampling of U and V, in the DCTI block the U and  
V signals are processed with a  
The Y/U/V line memory is organized as 852 x 12 bits. It  
works as a shift register with recirculation mode if desired.  
The line start is synchronized to RE, and if there are more  
than 852 words to be stored it will stop and hold.  
look-backwards/look-forwards device. The chrominance  
signal values are stored in a 26 tap pixel delay line.  
Controlled by a multiplexer select signal K the values are  
read from the pixel delay line into the output registers of  
DCTI. The calculation of the K signal is done within this  
block. To determine the number of steps to look back and  
REFORMATTER to get 8-bit wide UV from the Y/U/V  
bus format  
dU  
-------  
dt  
˙˙  
dV  
The reformatter changes the 4:1:1 format of UV signals  
into a sequential 8-bit U and V data stream with a sampling  
rate of half the master clock.  
d
.
forwards the following relation is used:  
+ -------  
dt  
----  
dt  
U and V are processed serially with the same circuitry. The  
final upsampling towards the master clock for D/A  
conversion is part of the algorithm and done by linear  
interpolation between two adjacent taps of choice. It is  
controlled by the K signal too.  
MIX UV and MIX Y to interpolate between actual and  
1H-delayed input signals, programmable for realization  
of vertical zoom  
The function of the MIX-blocks is to interpolate between  
two input sources A and B (original signal and 1H-delayed  
signal). Possible interpolation coefficients  
HOLD/GREY/BLANK blocks for blanking and grey level  
insertion  
3
4
1
1
The function of these blocks is to insert desired levels for  
Y, U and V, where no active video is present. BLANKing is  
performed during line and field blanking period indicated  
by BLN. GREY is performed where RE indicates that the  
memory is not read out, and pixel repetition is switched off  
by the µP interface; the grey value comes via the µP  
interface. HOLD is performed if pixel repetition is selected  
by the µP interface; the last value of Y, U and V is kept until  
RE is active again.  
are {1 or or  
--  
or  
or 0 } × (A B) + B.  
----  
2
----  
4
MEDIAN filter in luminance processing path for line  
flicker reduction  
The median filter consists of two different median filters  
working in parallel with full clock rate. Filters for up and  
downsampling are implemented with an 8-bit output.  
MOVIE PHASE DETECT for supporting line flicker  
reduction control  
RE PROCESSING controls read enable for first and  
second memory  
A pixel by pixel luminance level comparison is made on the  
active video of two consecutive fields from the memory.  
The absolute difference of the 4 most significant bits of  
each pixel from the two fields is added to the accumulated  
value of the current field in a register. The highest  
significant two bytes thereof are transferred during field  
blanking period with rising edge of RSTR signal into a  
register that can be read via the µP interface. After reading  
the register will be cleared.  
Here the output signals RE1 and RE2 are shifted by  
adding a programmable delay of 5, 6, 7 or 8 clock pulses  
with respect to the input signals. In addition RE1 will be  
influenced in case of zoom.  
data switches for field select, mix/median select,  
4:1:1/4:4:4 select  
The switches shown in the block diagram Fig.3 are  
controlled via the µP interface and allow control of the data  
streams inside the BENDIC.  
PEAKING for luminance channel  
The H-peaking of the luminance channel compensates the  
bandwidth reduction caused by various components of the  
TV signal processing chain. Because of the possibility to  
convert over and undershoots it is even possible to  
precompensate the si-amplitude attenuation of the D/A  
converter by 6 dB. The absolutely phaselinear filters can  
be programmed: frequency response, amplitude of the  
high frequency signals and degree of coring is controlled  
via the µP interface. Frequency responses c. f. separate  
application sheet.  
DAC blocks for digital to analog conversion of Y, U, V  
video signals  
The D/A conversion is performed in the DAC blocks. The  
converters consist of the resistor strings to be connected  
externally and three buffers with a 25 serial resistor at  
the output built in. To get 75 impedance externally three  
50 resistors have to be used near the pins. The  
capacitive load at the outputs should not exceed 30 pF.  
July 1994  
9
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
REGISTER with 3-state control for direct output of Y/U/V  
µPCL  
1 input to memories  
Microprocessor interface clock signal  
This signal is transferred (asynchronous with CLK) by a  
microprocessor (8051, UART mode 0) as communication  
clock signal at 1 MHz.  
The 3-state switch with internal register is supplied for the  
feedback data to the second memory. The feedback bus is  
a copy of the field 1 bus, but with 4 clockpulses delay.  
3-state control is done via µP interface.  
µPDA  
Microprocessor interface data signal  
This signal is transferred or received (asynchronous with  
CLK) by a microprocessor (8051, UART mode 0) as  
communication data signal at 1 MBaud, related to µPCL.  
Data is valid the rising edge of µPCL.  
The control signals  
CLK  
Line locked clock of maximal 36 MHz.  
This is the system clock. Within the BENDIC the CLK  
signal is distributed to the different blocks.  
The external control  
BLN  
The µP interface has the following functions:  
Receive settings from the µP  
Blanking NOT signal.  
This signal marks the horizontal and vertical blanking and  
defines with its rising edge the start phase of the UV 4:1:1  
format. A programmable delay of 0, 1, 2 or 3 clock pulses  
shifts the internal pulse with respect to the input.  
Transmit movie phase detect data to the µP  
The interface is based on a two wire interface, one for  
clock, the other for bidirectional data form. It is compatible  
with the 8051 family UART mode 0 interface. The µP is the  
master of the communication, it generates the clock  
(nominal 12 MHz/12 = 1 MHz), only active when transfer is  
done.  
RE1_in  
Read enable memory 1 signal.  
This signal is generated by the memory controller and its  
HIGH state determines the read enable on the first  
memory bank, after it is processed by BENDIC for the  
ZOOM mode and fine shift of the edges.  
The protocol for the communication is:  
8 addressbits are sent by the µP (LSB first), if the address  
is a write address then 8 databits (LSB first) are sent by the  
µP, else (if the address is a read address) 8 databits are  
sent by BENDIC.  
RE2_in  
Read enable memory 2 signal.  
This signal is generated by the memory controller and its  
HIGH state determines the read enable on the second  
memory bank, including a fine shift of the edges.  
note:  
RSTR is used to reset the phase of the address/data  
transfer. The negative going edge of RSTR clears the  
address register. After reset the first transmitted bit is to be  
taken as the first (LSB) bit of an address.  
RE1_in and RE2_in are processed in the BENDIC to:  
external signals: RE1_out and RE2_out  
For field1/field2 selection and for mix/median selection, 4  
addresses are used to select each of the four  
combinations. A databyte is not obligatory after each of  
these four addresses, but a dummy databyte is needed if  
the transmission is to be followed by a further one.  
RE with correct internal delay to match datapath delays,  
is used to define the edges between video and side  
panels (grey insertion or pixel repetition).  
RSTR  
Reset signal  
This signal is transferred (asynchronous with CLK) by e. g.  
a microprocessor to reset the communication between the  
microprocessor and the BENDIC. CLK has to be present  
in this case. In a typical application, RSTR is an active  
HIGH pulse, issued only in the vertical blanking period.  
During RSTR HIGH-state, the ‘feedback_data’ lines are  
switched to 3-state, temporarily overruling the mode that  
has been set by the microprocessor. By this provision,  
RSTR can be used to prevent data collision on the 3-state  
databus, e. g. during a power on sequence. Also, this  
signal is used to transfer the ‘movie phase detect’ data to  
a register that can be read by the microprocessor.  
July 1994  
10  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
Table 1 Write address table.  
ADDRESS (HEX)  
FUNCTION  
BIT  
1
dataformat setting  
bit2: invUV  
bit3: UV8bit  
bit4: UVbin  
bit5: Yclip  
bit6: 4:4:4  
bit7: feedback  
bit4: grey(0)  
bit5: grey(1)  
bit6: grey(2)  
bit7: grey(3)  
bit0: re1_d(0)  
bit1: re1_d(1)  
bit2: inv_re1  
bit3: re2_d(0)  
bit4: re2_d(1)  
bit5: inv_re2  
bit6: bln_d(0)  
bit 7: bln_d(1)  
bit0: lps  
2
3
grey value setting  
read enable setting  
4
zoom setting  
bit1: pixrep  
bit2: black16  
bit3: zoom(0)  
bit4: zoom(1)  
bit5: zoom(2)  
bit6: zoom(3)  
bit7: zoom(4)  
bit4: range(0)  
bit5: range(1)  
bit6: gain(0)  
bit7: gain(1)  
bit0: av_w_med  
bit1: WG(0)  
bit2: WG(1)  
bit3: BFB  
5
6
CTI setting  
peaking setting,  
average UV select  
bit4: BP(0)  
bit5: BP(1)  
bit6: coring(0)  
bit7: coring(1)  
July 1994  
11  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
ADDRESS (HEX)  
FUNCTION  
BIT  
7C  
7D  
7E  
7F  
multiplexer setting  
multiplexer setting  
multiplexer setting  
multiplexer setting  
SET select field1 OFF; select median OFF (all databits are dummy)  
SET select field1 ON; select median OFF (all databits are dummy)  
SET select field1 OFF; select median ON (all databits are dummy)  
SET select field1 ON; select median ON (all databits are dummy)  
The function of the bits in the control datawords are explained below:  
feedback  
4:4:4  
HI: feedback output is 3-state enabled = outputs active  
HI: YUV-4:4:4 mode selected instead of 4:1:1 mode  
Yclip  
HI: Y signal after peaking is clipped and converted to 9-bit range  
HI: UV signals are taken from input as binary signals instead 2’s complement  
HI: UV signals are taken from input as 8-bit values instead of 7-bit  
HI: UV signals are inverted before the DACs (outputs = U and V)  
determines highest 4 bits in shade of grey in side panels  
UVbin  
UV8bit  
invUV  
grey(3:0)  
bln_d(1:0)  
re2_d(1:0)  
re1_d(1:0)  
inv_re2  
inv_re1  
zoom(4:0)  
black16  
pixrep  
shifts the internal BLN signal from 0 to 3 clock pulses with respect to input  
shifts 5 to 8 clock pulses the RE2 output signal versus input  
shifts 5 to 8 clock pulses the RE1 output signal versus input, additionally influenced by zoom  
HI: RE2 output is polarity reversed in relation to RE2 input  
HI: RE1 output is polarity reversed in relation to RE1 input  
determines vertical zoom factor, which is (32/zoom(4:0)); zoom(4:0) = 0 is equivalent to no zoom  
HI: the Y signal value during the blanking period is 16 instead of 0  
HI: side panels have the same Y, U and V as on the edge of the last video information  
HI: functional test mode for line on line median on/off  
Ips  
range(1:0)  
gain(1:0)  
coring(1:0)  
av_w_med  
BP(1:0)  
WG(1:0)  
BFB  
determines maximum in CTI range of looking back/looking forward  
determines gain of CTI function  
determines coring level in Y peaking  
enable average UV while median in Y (UV := 1/2 × direct + 1/2 × delayed)  
determines frequency response in Y peaking  
determines weighted addition in Y peaking with 1 or 1/2 or 1/4 or 0  
HI: determines bypass for BF1 in Y peaking  
The BENDIC provides the correlation of two subsequent fields with its ‘Movie phase detector’ via the µP interface. The  
MSB or LSB values of this correlation factor is read from the BENDIC by sending an addressbyte and subsequently  
receiving a databyte from it, according to Table 2.  
July 1994  
12  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
Table 2 Read address table.  
ADDRESS  
(HEX)  
ADDRESS  
(HEX)  
BIT  
BIT  
80  
bit0: corr(0)  
bit1: corr(1)  
bit2: corr(2)  
bit3: corr(3)  
bit4: corr(4)  
bit5: corr(5)  
bit6: corr(6)  
bit7: corr(7)  
81  
bit0: corr(8)  
bit1: corr(9)  
bit2: corr(10)  
bit3: corr(11)  
bit4: corr(12)  
bit5: corr(13)  
bit6: corr(14)  
bit7: corr(15)  
corr(15:0) is the measured Y correlation factor between two successive fields.  
July 1994  
13  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
CHARACTERISTICS  
Specification of input/output and clock levels and timing  
The following table shows the specifications of input/output/clock levels and timing for  
Tamb = 0 to +70 °C; VDD = 4.5 to 5.5 V; VDDA = 4.75 to 5.25 V unless otherwise specified.  
SYMBOL  
PARAMETER  
CONDITIONS  
MIN.  
TYP.  
MAX.  
UNIT  
Supply  
VDD1-2  
VDDA1-4  
IDD1-2  
digital supply voltages  
analog supply voltages  
supply current digital  
supply current analog  
4.5  
5.5  
V
V
4.75  
5.25  
250  
18  
mA  
mA  
IDDA1-4  
note 1  
Digital inputs  
VIL  
VIH  
ILI  
LOW level input voltage  
0.5  
2.0  
+0.8  
V
HIGH level input voltage  
input leakage current  
VDD + 0.5  
V
10  
10  
10  
10  
µA  
pF  
pF  
pF  
CIC  
CID  
CIZ  
input capacitance (clocks)  
input capacitance (data)  
input capacitance (I/O in high Z)  
Reference and current inputs  
ICUR input current  
Digital outputs  
0.4  
mA  
VOH  
VOL  
HIGH level output voltage  
note 2  
note 2  
2.4  
0
VDD1-2  
0.6  
V
V
LOW level output voltage  
Timing  
tCLK  
kCLK  
tr  
CLK cycle time  
27  
40  
41  
60  
5
ns  
%
CLK duty cycle tCLK-HIGH/tCLK  
CLK rise time  
ns  
ns  
ns  
ns  
ns  
ns  
tf  
CLK fall time  
6
tSU  
tHD  
tOH  
tOD  
input data setup time  
input data hold time  
output data hold time  
output data delay time  
5
6
note 2  
note 2  
6
25  
Data output loads (3-state outputs)  
Cld output load capacitance  
Characteristics of the DA converters  
10  
35  
pF  
RSLY  
RSLC  
B
resolution of the Y DAC  
9
8
bit  
resolution of the U and V DAC  
analog signal bandwidth (3 dB)  
crosstalk between channels  
bit  
20  
MHz  
dB  
CT  
42  
July 1994  
14  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
SYMBOL  
PARAMETER  
CONDITIONS  
MIN.  
TYP.  
MAX.  
±0.5  
UNIT  
LSB  
DNL  
INL  
differential nonlinearity  
integral nonlinearity  
referred to 8 MSB’s  
referred to 8 MSB’s  
±1  
LSB  
V
Vout  
output voltage (without load)  
2 Vp-p  
Notes  
1. fCLK = 36 MHz, fdata = 18 MHz (rectangular full scale); without output load.  
2. Timings and levels have to be measured with load circuits 1.2 kconnected to 3.0 V (TTL load), and CL = 25 pF.  
APPLICATION NOTE FOR THE ANALOG PART OF BENDIC  
The digital to analog conversion is done in parallel for the three channels. The DA converters (8-bit for U and V; 9-bit  
for Y) are based on resistor strings with low impedance output buffers. They are designed for 2 Vp-p unloaded output  
swing. To avoid integral nonlinearity errors, the minimum output voltage is 200 mV; so the DC range for unloaded output  
is between 0.2 and 2.2 V.  
A serial resistor of 25 is integrated at the outputs of the buffers. With 50 in series - close to the output pins - the  
nominal output voltage for 75 line termination is 1 Vp-p with a DC range of 0.1 to 1.1 V. Amplitude matching to external  
requirements has to be done with external dividers. Capacitance load should not exceed 30 pF.  
The DAC’s require three separate analog supply voltages VDDA13 and analog ground lines VSSA13 for the output buffers.  
The accuracy of an external voltage reference input VDDA4 directly influences the output amplitude of the video signals.  
The current input CUR supplies the output buffers with a current of about 0.3 mA at VDDA = 5 V, if a resistor of 15 kis  
connected to this pin.  
A larger current improves the output bandwidth but makes the integral nonlinearity worse.  
July 1994  
15  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
Fig.4 Timing diagram.  
16  
July 1994  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
PACKAGE OUTLINE  
PLCC68: plastic leaded chip carrier; 68 leads  
SOT188-2  
e
e
E
D
y
X
A
60  
44  
Z
E
43  
61  
b
p
b
1
w
M
68  
1
H
E
E
pin 1 index  
A
e
A
1
A
4
(A )  
3
k
L
1
p
9
k
27  
β
detail X  
10  
26  
v
M
A
e
Z
D
D
B
H
v
M
B
D
0
5
10 mm  
scale  
DIMENSIONS (millimetre dimensions are derived from the original inch dimensions)  
(1)  
(1)  
A
min.  
A
max.  
k
1
max.  
Z
Z
E
(1)  
(1)  
1
4
D
UNIT  
mm  
A
A
b
D
E
e
e
e
H
H
k
L
p
v
w
y
β
b
D
E
D
E
3
p
1
max. max.  
4.57  
4.19  
0.81 24.33 24.33  
0.66 24.13 24.13  
23.62 23.62 25.27 25.27 1.22  
22.61 22.61 25.02 25.02 1.07  
1.44  
1.02  
0.53  
0.33  
0.51  
0.51 0.25 3.30  
0.020 0.01 0.13  
1.27  
0.05  
0.18 0.18 0.10 2.16 2.16  
o
45  
0.180  
0.165  
0.032 0.958 0.958  
0.026 0.950 0.950  
0.930 0.930 0.995 0.995 0.048  
0.890 0.890 0.985 0.985 0.042  
0.057  
0.040  
0.021  
0.013  
inches  
0.020  
0.007 0.007 0.004 0.085 0.085  
Note  
1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.  
REFERENCES  
OUTLINE  
EUROPEAN  
PROJECTION  
ISSUE DATE  
VERSION  
IEC  
JEDEC  
EIAJ  
92-11-17  
95-03-11  
SOT188-2  
112E10  
MO-047AC  
July 1994  
17  
Philips Semiconductors  
Preliminary specification  
Back END IC  
SAA7158  
applied to the substrate by screen printing, stencilling or  
pressure-syringe dispensing before device placement.  
SOLDERING  
Plastic leaded chip carriers  
BY WAVE  
Several techniques exist for reflowing; for example,  
thermal conduction by heated belt, infrared, and  
vapour-phase reflow. Dwell times vary between 50 and  
300 s according to method. Typical reflow temperatures  
range from 215 to 250 °C.  
During placement and before soldering, the component  
must be fixed with a droplet of adhesive. After curing the  
adhesive, the component can be soldered. The adhesive  
can be applied by screen printing, pin transfer or syringe  
dispensing.  
Preheating is necessary to dry the paste and evaporate  
the binding agent. Preheating duration: 45 min at 45 °C.  
Maximum permissible solder temperature is 260 °C and  
maximum duration of package immersion in solder bath is  
10 s, if allowed to cool to less than 150 °C within 6 s.  
Typical dwell time is 4 s at 250 °C.  
REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING  
IRON OR PULSE-HEATED SOLDER TOOL)  
Fix the component by first soldering two, diagonally  
opposite, end pins. Apply the heating tool to the flat part of  
the pin only. Contact time must be limited to 10 s at up to  
300 °C. When using proper tools, all other pins can be  
soldered in one operation within 2 to 5 s at between 270  
and 320 °C. (Pulse-heated soldering is not recommended  
for SO packages).  
A modified wave soldering technique is recommended  
using two solder waves (dual-wave) in which a turbulent  
wave with high upward pressure is followed by a smooth  
laminar wave. Using a mildly-activated flux eliminates the  
need for removal of corrosive residues in most  
applications.  
For pulse-heated solder tool (resistance) soldering of VSO  
packages, solder is applied to the substrate by dipping or  
by an extra thick tin/lead plating before package  
placement.  
BY SOLDER PASTE REFLOW  
Reflow soldering requires the solder paste (a suspension  
of fine solder particles, flux and binding agent) to be  
DEFINITIONS  
Data sheet status  
Objective specification  
This data sheet contains target or goal specifications for product development.  
Preliminary specification This data sheet contains preliminary data; supplementary data may be published later.  
Product specification  
This data sheet contains final product specifications.  
Limiting values  
Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or  
more of the limiting values may cause permanent damage to the device. These are stress ratings only and  
operation of the device at these or at any other conditions above those given in the Characteristics sections of this  
specification is not implied. Exposure to limiting values for extended periods may affect device reliability.  
Application information  
Where application information is given, it is advisory and does not form part of the specification.  
LIFE SUPPORT APPLICATIONS  
These products are not designed for use in life support appliances, devices, or systems where malfunction of these  
products can reasonably be expected to result in personal injury. Philips customers using or selling these products for  
use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such  
improper use or sale.  
July 1994  
18  

相关型号:

SAA7158WP

Back END IC
NXP

SAA7160

PCI Express based audio and video bridge
NXP

SAA7160E

PCI Express based audio and video bridge
NXP

SAA7160ET

PCI Express based audio and video bridge
NXP

SAA7160ETV2

PCI Express based audio and video bridge
NXP

SAA7162E

PCI Express based dual channel multistandard audio and video decoder
NXP

SAA7165

Digital Video Encoder EURO-DENC2
NXP

SAA7165WP

IC SPECIALTY CONSUMER CIRCUIT, PQCC44, PLASTIC, LCC-44, Consumer IC:Other
NXP

SAA7167

YUV-to-RGB Digital-to-Analog Converter DAC
NXP

SAA7167A

D/A Converter, 8-Bit, 3 Func, CMOS, PQFP48
PHILIPS

SAA7167AH

IC SPECIALTY CONSUMER CIRCUIT, PQFP48, 7 X 7 MM, 1.40 MM HEIGHT, PLASTIC, MS-026, SOT-313-2, LQFP-48, Consumer IC:Other
NXP